etb.c 18.3 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
/***************************************************************************
 *   Copyright (C) 2007 by Dominic Rath                                    *
 *   Dominic.Rath@gmx.de                                                   *
 *                                                                         *
 *   This program is free software; you can redistribute it and/or modify  *
 *   it under the terms of the GNU General Public License as published by  *
 *   the Free Software Foundation; either version 2 of the License, or     *
 *   (at your option) any later version.                                   *
 *                                                                         *
 *   This program is distributed in the hope that it will be useful,       *
 *   but WITHOUT ANY WARRANTY; without even the implied warranty of        *
 *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the         *
 *   GNU General Public License for more details.                          *
 *                                                                         *
 *   You should have received a copy of the GNU General Public License     *
 *   along with this program; if not, write to the                         *
 *   Free Software Foundation, Inc.,                                       *
 *   59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.             *
 ***************************************************************************/
#ifdef HAVE_CONFIG_H
#include "config.h"
#endif

24
#include "armv4_5.h"
25
26
27
#include "etb.h"


28
static char* etb_reg_list[] =
29
30
31
32
33
34
35
36
37
38
39
40
{
	"ETB_identification",
	"ETB_ram_depth",
	"ETB_ram_width",
	"ETB_status",
	"ETB_ram_data",
	"ETB_ram_read_pointer",
	"ETB_ram_write_pointer",
	"ETB_trigger_counter",
	"ETB_control",
};

41
static int etb_reg_arch_type = -1;
42

43
static int etb_get_reg(reg_t *reg);
44

45
static int etb_set_instr(etb_t *etb, uint32_t new_instr)
46
{
47
	jtag_tap_t *tap;
oharboe's avatar
oharboe committed
48

49
	tap = etb->tap;
zwelch's avatar
zwelch committed
50
	if (tap == NULL)
51
		return ERROR_FAIL;
52

53
	if (buf_get_u32(tap->cur_instr, 0, tap->ir_length) != new_instr)
54
55
	{
		scan_field_t field;
56

57
58
		field.tap = tap;
		field.num_bits = tap->ir_length;
59
60
		field.out_value = calloc(CEIL(field.num_bits, 8), 1);
		buf_set_u32(field.out_value, 0, field.num_bits, new_instr);
oharboe's avatar
oharboe committed
61

62
		field.in_value = NULL;
oharboe's avatar
oharboe committed
63

64
		jtag_add_ir_scan(1, &field, jtag_get_end_state());
65

66
67
		free(field.out_value);
	}
68

69
70
71
	return ERROR_OK;
}

72
static int etb_scann(etb_t *etb, uint32_t new_scan_chain)
73
{
oharboe's avatar
oharboe committed
74
	if (etb->cur_scan_chain != new_scan_chain)
75
76
	{
		scan_field_t field;
77

78
		field.tap = etb->tap;
79
80
81
		field.num_bits = 5;
		field.out_value = calloc(CEIL(field.num_bits, 8), 1);
		buf_set_u32(field.out_value, 0, field.num_bits, new_scan_chain);
oharboe's avatar
oharboe committed
82

83
		field.in_value = NULL;
oharboe's avatar
oharboe committed
84

85
86
		/* select INTEST instruction */
		etb_set_instr(etb, 0x2);
87
		jtag_add_dr_scan(1, &field, jtag_get_end_state());
88

89
		etb->cur_scan_chain = new_scan_chain;
90

91
92
93
94
95
96
		free(field.out_value);
	}

	return ERROR_OK;
}

97
98
99
100
101
102
103
104
105
106
107
108
109
110
static int etb_read_reg_w_check(reg_t *, uint8_t *, uint8_t *);
static int etb_set_reg_w_exec(reg_t *, uint8_t *);

static int etb_read_reg(reg_t *reg)
{
	return etb_read_reg_w_check(reg, NULL, NULL);
}

static int etb_get_reg(reg_t *reg)
{
	int retval;

	if ((retval = etb_read_reg(reg)) != ERROR_OK)
	{
111
		LOG_ERROR("BUG: error scheduling ETB register read");
112
113
114
115
116
		return retval;
	}

	if ((retval = jtag_execute_queue()) != ERROR_OK)
	{
117
		LOG_ERROR("ETB register read failed");
118
119
120
121
122
123
		return retval;
	}

	return ERROR_OK;
}

124
125
126
127
128
129
130
reg_cache_t* etb_build_reg_cache(etb_t *etb)
{
	reg_cache_t *reg_cache = malloc(sizeof(reg_cache_t));
	reg_t *reg_list = NULL;
	etb_reg_t *arch_info = NULL;
	int num_regs = 9;
	int i;
131

132
133
134
	/* register a register arch-type for etm registers only once */
	if (etb_reg_arch_type == -1)
		etb_reg_arch_type = register_reg_arch_type(etb_get_reg, etb_set_reg_w_exec);
135

136
137
138
	/* the actual registers are kept in two arrays */
	reg_list = calloc(num_regs, sizeof(reg_t));
	arch_info = calloc(num_regs, sizeof(etb_reg_t));
139

140
141
142
143
144
	/* fill in values for the reg cache */
	reg_cache->name = "etb registers";
	reg_cache->next = NULL;
	reg_cache->reg_list = reg_list;
	reg_cache->num_regs = num_regs;
145

146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
	/* set up registers */
	for (i = 0; i < num_regs; i++)
	{
		reg_list[i].name = etb_reg_list[i];
		reg_list[i].size = 32;
		reg_list[i].dirty = 0;
		reg_list[i].valid = 0;
		reg_list[i].bitfield_desc = NULL;
		reg_list[i].num_bitfields = 0;
		reg_list[i].value = calloc(1, 4);
		reg_list[i].arch_info = &arch_info[i];
		reg_list[i].arch_type = etb_reg_arch_type;
		reg_list[i].size = 32;
		arch_info[i].addr = i;
		arch_info[i].etb = etb;
	}
162

163
164
165
	return reg_cache;
}

166
static void etb_getbuf(jtag_callback_data_t arg)
167
{
168
169
	uint8_t *in = (uint8_t *)arg;

zwelch's avatar
zwelch committed
170
	*((uint32_t *)in) = buf_get_u32(in, 0, 32);
171
172
173
}


174
static int etb_read_ram(etb_t *etb, uint32_t *data, int num_frames)
175
176
177
{
	scan_field_t fields[3];
	int i;
178

179
	jtag_set_end_state(TAP_IDLE);
180
181
	etb_scann(etb, 0x0);
	etb_set_instr(etb, 0xc);
182

183
	fields[0].tap = etb->tap;
184
185
	fields[0].num_bits = 32;
	fields[0].out_value = NULL;
186
	fields[0].in_value = NULL;
187

188
	fields[1].tap = etb->tap;
189
190
191
192
193
	fields[1].num_bits = 7;
	fields[1].out_value = malloc(1);
	buf_set_u32(fields[1].out_value, 0, 7, 4);
	fields[1].in_value = NULL;

194
	fields[2].tap = etb->tap;
195
196
197
198
	fields[2].num_bits = 1;
	fields[2].out_value = malloc(1);
	buf_set_u32(fields[2].out_value, 0, 1, 0);
	fields[2].in_value = NULL;
199

200
	jtag_add_dr_scan(3, fields, jtag_get_end_state());
201
202
203
204
205

	for (i = 0; i < num_frames; i++)
	{
		/* ensure nR/W reamins set to read */
		buf_set_u32(fields[2].out_value, 0, 1, 0);
206

207
208
209
210
211
		/* address remains set to 0x4 (RAM data) until we read the last frame */
		if (i < num_frames - 1)
			buf_set_u32(fields[1].out_value, 0, 7, 4);
		else
			buf_set_u32(fields[1].out_value, 0, 7, 0);
212

zwelch's avatar
zwelch committed
213
		fields[0].in_value = (uint8_t *)(data + i);
214
		jtag_add_dr_scan(3, fields, jtag_get_end_state());
oharboe's avatar
oharboe committed
215

zwelch's avatar
zwelch committed
216
		jtag_add_callback(etb_getbuf, (jtag_callback_data_t)(data + i));
217
	}
218

219
	jtag_execute_queue();
220

221
222
	free(fields[1].out_value);
	free(fields[2].out_value);
223

224
225
226
	return ERROR_OK;
}

227
228
static int etb_read_reg_w_check(reg_t *reg,
		uint8_t* check_value, uint8_t* check_mask)
229
230
{
	etb_reg_t *etb_reg = reg->arch_info;
231
	uint8_t reg_addr = etb_reg->addr & 0x7f;
232
	scan_field_t fields[3];
233

duane's avatar
duane committed
234
	LOG_DEBUG("%i", (int)(etb_reg->addr));
235

236
	jtag_set_end_state(TAP_IDLE);
237
238
	etb_scann(etb_reg->etb, 0x0);
	etb_set_instr(etb_reg->etb, 0xc);
239

240
	fields[0].tap = etb_reg->etb->tap;
241
242
243
	fields[0].num_bits = 32;
	fields[0].out_value = reg->value;
	fields[0].in_value = NULL;
244
245
	fields[0].check_value = NULL;
	fields[0].check_mask = NULL;
oharboe's avatar
oharboe committed
246

247
	fields[1].tap = etb_reg->etb->tap;
248
249
250
251
	fields[1].num_bits = 7;
	fields[1].out_value = malloc(1);
	buf_set_u32(fields[1].out_value, 0, 7, reg_addr);
	fields[1].in_value = NULL;
252
253
	fields[1].check_value = NULL;
	fields[1].check_mask = NULL;
oharboe's avatar
oharboe committed
254

255
	fields[2].tap = etb_reg->etb->tap;
256
257
258
259
	fields[2].num_bits = 1;
	fields[2].out_value = malloc(1);
	buf_set_u32(fields[2].out_value, 0, 1, 0);
	fields[2].in_value = NULL;
260
261
	fields[2].check_value = NULL;
	fields[2].check_mask = NULL;
oharboe's avatar
oharboe committed
262

263
	jtag_add_dr_scan(3, fields, jtag_get_end_state());
264

265
266
267
268
269
	/* read the identification register in the second run, to make sure we
	 * don't read the ETB data register twice, skipping every second entry
	 */
	buf_set_u32(fields[1].out_value, 0, 7, 0x0);
	fields[0].in_value = reg->value;
270
271
	fields[0].check_value = check_value;
	fields[0].check_mask = check_mask;
272

273
	jtag_add_dr_scan_check(3, fields, jtag_get_end_state());
oharboe's avatar
oharboe committed
274

275
276
	free(fields[1].out_value);
	free(fields[2].out_value);
277

278
279
280
	return ERROR_OK;
}

281
static int etb_write_reg(reg_t *, uint32_t);
282

283
static int etb_set_reg(reg_t *reg, uint32_t value)
284
{
285
	int retval;
oharboe's avatar
oharboe committed
286

287
	if ((retval = etb_write_reg(reg, value)) != ERROR_OK)
288
	{
289
		LOG_ERROR("BUG: error scheduling ETB register write");
290
		return retval;
291
	}
292

293
294
295
	buf_set_u32(reg->value, 0, reg->size, value);
	reg->valid = 1;
	reg->dirty = 0;
296

297
298
299
	return ERROR_OK;
}

300
static int etb_set_reg_w_exec(reg_t *reg, uint8_t *buf)
301
{
302
	int retval;
oharboe's avatar
oharboe committed
303

304
	etb_set_reg(reg, buf_get_u32(buf, 0, reg->size));
305

306
	if ((retval = jtag_execute_queue()) != ERROR_OK)
307
	{
308
		LOG_ERROR("ETB: register write failed");
309
		return retval;
310
311
312
313
	}
	return ERROR_OK;
}

314
static int etb_write_reg(reg_t *reg, uint32_t value)
315
316
{
	etb_reg_t *etb_reg = reg->arch_info;
317
	uint8_t reg_addr = etb_reg->addr & 0x7f;
318
	scan_field_t fields[3];
319

duane's avatar
duane committed
320
	LOG_DEBUG("%i: 0x%8.8" PRIx32 "", (int)(etb_reg->addr), value);
321

322
	jtag_set_end_state(TAP_IDLE);
323
324
	etb_scann(etb_reg->etb, 0x0);
	etb_set_instr(etb_reg->etb, 0xc);
325

326
	fields[0].tap = etb_reg->etb->tap;
327
328
329
330
	fields[0].num_bits = 32;
	fields[0].out_value = malloc(4);
	buf_set_u32(fields[0].out_value, 0, 32, value);
	fields[0].in_value = NULL;
oharboe's avatar
oharboe committed
331

332
	fields[1].tap = etb_reg->etb->tap;
333
334
335
336
	fields[1].num_bits = 7;
	fields[1].out_value = malloc(1);
	buf_set_u32(fields[1].out_value, 0, 7, reg_addr);
	fields[1].in_value = NULL;
oharboe's avatar
oharboe committed
337

338
	fields[2].tap = etb_reg->etb->tap;
339
340
341
	fields[2].num_bits = 1;
	fields[2].out_value = malloc(1);
	buf_set_u32(fields[2].out_value, 0, 1, 1);
oharboe's avatar
oharboe committed
342

343
	fields[2].in_value = NULL;
oharboe's avatar
oharboe committed
344

345
346
347
	free(fields[0].out_value);
	free(fields[1].out_value);
	free(fields[2].out_value);
348

349
350
351
	return ERROR_OK;
}

352
static int handle_etb_config_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc)
353
354
{
	target_t *target;
355
	jtag_tap_t *tap;
David Brownell's avatar
David Brownell committed
356
	struct arm *arm;
357

358
359
	if (argc != 2)
	{
360
		return ERROR_COMMAND_SYNTAX_ERROR;
361
	}
362

363
	target = get_target(args[0]);
364

365
366
	if (!target)
	{
367
		LOG_ERROR("ETB: target '%s' not defined", args[0]);
368
		return ERROR_FAIL;
369
	}
370

David Brownell's avatar
David Brownell committed
371
372
	arm = target_to_arm(target);
	if (!is_arm(arm))
373
	{
David Brownell's avatar
David Brownell committed
374
		command_print(cmd_ctx, "ETB: '%s' isn't an ARM", args[0]);
375
		return ERROR_FAIL;
376
	}
377

378
	tap = jtag_tap_by_string(args[1]);
oharboe's avatar
oharboe committed
379
380
	if (tap == NULL)
	{
381
		command_print(cmd_ctx, "ETB: TAP %s does not exist", args[1]);
382
		return ERROR_FAIL;
383
	}
384

David Brownell's avatar
David Brownell committed
385
	if (arm->etm)
386
387
	{
		etb_t *etb = malloc(sizeof(etb_t));
388

David Brownell's avatar
David Brownell committed
389
		arm->etm->capture_driver_priv = etb;
390

391
		etb->tap  = tap;
392
		etb->cur_scan_chain = 0xffffffff;
393
394
395
396
397
398
		etb->reg_cache = NULL;
		etb->ram_width = 0;
		etb->ram_depth = 0;
	}
	else
	{
399
		LOG_ERROR("ETM: target has no ETM defined, ETB left unconfigured");
400
		return ERROR_FAIL;
401
402
403
404
405
	}

	return ERROR_OK;
}

406
407
408
409
410
411
412
413
414
415
416
417
static int etb_register_commands(struct command_context_s *cmd_ctx)
{
	command_t *etb_cmd = register_command(cmd_ctx, NULL, "etb",
			NULL, COMMAND_ANY, "Embedded Trace Buffer");

	register_command(cmd_ctx, etb_cmd, "config",
			handle_etb_config_command, COMMAND_CONFIG,
			NULL);

	return ERROR_OK;
}

418
static int etb_init(etm_context_t *etm_ctx)
419
420
{
	etb_t *etb = etm_ctx->capture_driver_priv;
421

422
	etb->etm_ctx = etm_ctx;
423

424
425
426
427
428
429
430
	/* identify ETB RAM depth and width */
	etb_read_reg(&etb->reg_cache->reg_list[ETB_RAM_DEPTH]);
	etb_read_reg(&etb->reg_cache->reg_list[ETB_RAM_WIDTH]);
	jtag_execute_queue();

	etb->ram_depth = buf_get_u32(etb->reg_cache->reg_list[ETB_RAM_DEPTH].value, 0, 32);
	etb->ram_width = buf_get_u32(etb->reg_cache->reg_list[ETB_RAM_WIDTH].value, 0, 32);
431

432
433
434
	return ERROR_OK;
}

435
static trace_status_t etb_status(etm_context_t *etm_ctx)
436
437
{
	etb_t *etb = etm_ctx->capture_driver_priv;
438
439
440
441
	reg_t *control = &etb->reg_cache->reg_list[ETB_CTRL];
	reg_t *status = &etb->reg_cache->reg_list[ETB_STATUS];
	trace_status_t retval = 0;
	int etb_timeout = 100;
442

443
	etb->etm_ctx = etm_ctx;
444

445
446
447
448
	/* read control and status registers */
	etb_read_reg(control);
	etb_read_reg(status);
	jtag_execute_queue();
449

450
451
	/* See if it's (still) active */
	retval = buf_get_u32(control->value, 0, 1) ? TRACE_RUNNING : TRACE_IDLE;
452

453
454
455
	/* check Full bit to identify wraparound/overflow */
	if (buf_get_u32(status->value, 0, 1) == 1)
		retval |= TRACE_OVERFLOWED;
456

457
458
459
	/* check Triggered bit to identify trigger condition */
	if (buf_get_u32(status->value, 1, 1) == 1)
		retval |= TRACE_TRIGGERED;
460

461
462
463
464
465
	/* check AcqComp to see if trigger counter dropped to zero */
	if (buf_get_u32(status->value, 2, 1) == 1) {
		/* wait for DFEmpty */
		while (etb_timeout-- && buf_get_u32(status->value, 3, 1) == 0)
			etb_get_reg(status);
466

467
468
469
		if (etb_timeout == 0)
			LOG_ERROR("ETB:  DFEmpty won't go high, status 0x%02x",
				(unsigned) buf_get_u32(status->value, 0, 4));
470

471
472
		if (!(etm_ctx->capture_status & TRACE_TRIGGERED))
			LOG_WARNING("ETB: trace complete without triggering?");
473

474
		retval |= TRACE_COMPLETED;
475
	}
476

477
478
479
480
481
482
483
484
	/* NOTE: using a trigger is optional; and at least ETB11 has a mode
	 * where it can ignore the trigger counter.
	 */

	/* update recorded state */
	etm_ctx->capture_status = retval;

	return retval;
485
486
}

487
static int etb_read_trace(etm_context_t *etm_ctx)
488
489
490
491
{
	etb_t *etb = etm_ctx->capture_driver_priv;
	int first_frame = 0;
	int num_frames = etb->ram_depth;
492
	uint32_t *trace_data = NULL;
493
	int i, j;
494

495
496
497
	etb_read_reg(&etb->reg_cache->reg_list[ETB_STATUS]);
	etb_read_reg(&etb->reg_cache->reg_list[ETB_RAM_WRITE_POINTER]);
	jtag_execute_queue();
498

499
500
501
502
503
504
505
506
507
508
509
510
	/* check if we overflowed, and adjust first frame of the trace accordingly
	 * if we didn't overflow, read only up to the frame that would be written next,
	 * i.e. don't read invalid entries
	 */
	if (buf_get_u32(etb->reg_cache->reg_list[ETB_STATUS].value, 0, 1))
	{
		first_frame = buf_get_u32(etb->reg_cache->reg_list[ETB_RAM_WRITE_POINTER].value, 0, 32);
	}
	else
	{
		num_frames = buf_get_u32(etb->reg_cache->reg_list[ETB_RAM_WRITE_POINTER].value, 0, 32);
	}
511

512
513
	etb_write_reg(&etb->reg_cache->reg_list[ETB_RAM_READ_POINTER], first_frame);

514
	/* read data into temporary array for unpacking */
515
	trace_data = malloc(sizeof(uint32_t) * num_frames);
516
517
518
519
520
521
	etb_read_ram(etb, trace_data, num_frames);

	if (etm_ctx->trace_depth > 0)
	{
		free(etm_ctx->trace_data);
	}
522

523
524
525
526
527
528
529
530
	if ((etm_ctx->portmode & ETM_PORT_WIDTH_MASK) == ETM_PORT_4BIT)
		etm_ctx->trace_depth = num_frames * 3;
	else if ((etm_ctx->portmode & ETM_PORT_WIDTH_MASK) == ETM_PORT_8BIT)
		etm_ctx->trace_depth = num_frames * 2;
	else
		etm_ctx->trace_depth = num_frames;

	etm_ctx->trace_data = malloc(sizeof(etmv1_trace_data_t) * etm_ctx->trace_depth);
531

532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
	for (i = 0, j = 0; i < num_frames; i++)
	{
		if ((etm_ctx->portmode & ETM_PORT_WIDTH_MASK) == ETM_PORT_4BIT)
		{
			/* trace word j */
			etm_ctx->trace_data[j].pipestat = trace_data[i] & 0x7;
			etm_ctx->trace_data[j].packet = (trace_data[i] & 0x78) >> 3;
			etm_ctx->trace_data[j].flags = 0;
			if ((trace_data[i] & 0x80) >> 7)
			{
				etm_ctx->trace_data[j].flags |= ETMV1_TRACESYNC_CYCLE;
			}
			if (etm_ctx->trace_data[j].pipestat == STAT_TR)
			{
				etm_ctx->trace_data[j].pipestat = etm_ctx->trace_data[j].packet & 0x7;
				etm_ctx->trace_data[j].flags |= ETMV1_TRIGGER_CYCLE;
			}
549

zwelch's avatar
zwelch committed
550
551
552
553
			/* trace word j + 1 */
			etm_ctx->trace_data[j + 1].pipestat = (trace_data[i] & 0x100) >> 8;
			etm_ctx->trace_data[j + 1].packet = (trace_data[i] & 0x7800) >> 11;
			etm_ctx->trace_data[j + 1].flags = 0;
554
555
			if ((trace_data[i] & 0x8000) >> 15)
			{
zwelch's avatar
zwelch committed
556
				etm_ctx->trace_data[j + 1].flags |= ETMV1_TRACESYNC_CYCLE;
557
			}
zwelch's avatar
zwelch committed
558
			if (etm_ctx->trace_data[j + 1].pipestat == STAT_TR)
559
			{
zwelch's avatar
zwelch committed
560
561
				etm_ctx->trace_data[j + 1].pipestat = etm_ctx->trace_data[j + 1].packet & 0x7;
				etm_ctx->trace_data[j + 1].flags |= ETMV1_TRIGGER_CYCLE;
562
			}
563

zwelch's avatar
zwelch committed
564
565
566
567
			/* trace word j + 2 */
			etm_ctx->trace_data[j + 2].pipestat = (trace_data[i] & 0x10000) >> 16;
			etm_ctx->trace_data[j + 2].packet = (trace_data[i] & 0x780000) >> 19;
			etm_ctx->trace_data[j + 2].flags = 0;
568
569
			if ((trace_data[i] & 0x800000) >> 23)
			{
zwelch's avatar
zwelch committed
570
				etm_ctx->trace_data[j + 2].flags |= ETMV1_TRACESYNC_CYCLE;
571
			}
zwelch's avatar
zwelch committed
572
			if (etm_ctx->trace_data[j + 2].pipestat == STAT_TR)
573
			{
zwelch's avatar
zwelch committed
574
575
				etm_ctx->trace_data[j + 2].pipestat = etm_ctx->trace_data[j + 2].packet & 0x7;
				etm_ctx->trace_data[j + 2].flags |= ETMV1_TRIGGER_CYCLE;
576
			}
577

578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
			j += 3;
		}
		else if ((etm_ctx->portmode & ETM_PORT_WIDTH_MASK) == ETM_PORT_8BIT)
		{
			/* trace word j */
			etm_ctx->trace_data[j].pipestat = trace_data[i] & 0x7;
			etm_ctx->trace_data[j].packet = (trace_data[i] & 0x7f8) >> 3;
			etm_ctx->trace_data[j].flags = 0;
			if ((trace_data[i] & 0x800) >> 11)
			{
				etm_ctx->trace_data[j].flags |= ETMV1_TRACESYNC_CYCLE;
			}
			if (etm_ctx->trace_data[j].pipestat == STAT_TR)
			{
				etm_ctx->trace_data[j].pipestat = etm_ctx->trace_data[j].packet & 0x7;
				etm_ctx->trace_data[j].flags |= ETMV1_TRIGGER_CYCLE;
			}

zwelch's avatar
zwelch committed
596
597
598
599
			/* trace word j + 1 */
			etm_ctx->trace_data[j + 1].pipestat = (trace_data[i] & 0x7000) >> 12;
			etm_ctx->trace_data[j + 1].packet = (trace_data[i] & 0x7f8000) >> 15;
			etm_ctx->trace_data[j + 1].flags = 0;
600
601
			if ((trace_data[i] & 0x800000) >> 23)
			{
zwelch's avatar
zwelch committed
602
				etm_ctx->trace_data[j + 1].flags |= ETMV1_TRACESYNC_CYCLE;
603
			}
zwelch's avatar
zwelch committed
604
			if (etm_ctx->trace_data[j + 1].pipestat == STAT_TR)
605
			{
zwelch's avatar
zwelch committed
606
607
				etm_ctx->trace_data[j + 1].pipestat = etm_ctx->trace_data[j + 1].packet & 0x7;
				etm_ctx->trace_data[j + 1].flags |= ETMV1_TRIGGER_CYCLE;
608
			}
609

610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
			j += 2;
		}
		else
		{
			/* trace word j */
			etm_ctx->trace_data[j].pipestat = trace_data[i] & 0x7;
			etm_ctx->trace_data[j].packet = (trace_data[i] & 0x7fff8) >> 3;
			etm_ctx->trace_data[j].flags = 0;
			if ((trace_data[i] & 0x80000) >> 19)
			{
				etm_ctx->trace_data[j].flags |= ETMV1_TRACESYNC_CYCLE;
			}
			if (etm_ctx->trace_data[j].pipestat == STAT_TR)
			{
				etm_ctx->trace_data[j].pipestat = etm_ctx->trace_data[j].packet & 0x7;
				etm_ctx->trace_data[j].flags |= ETMV1_TRIGGER_CYCLE;
			}
627

628
629
630
			j += 1;
		}
	}
631

632
	free(trace_data);
633

634
635
636
	return ERROR_OK;
}

637
static int etb_start_capture(etm_context_t *etm_ctx)
638
639
{
	etb_t *etb = etm_ctx->capture_driver_priv;
640
641
	uint32_t etb_ctrl_value = 0x1;
	uint32_t trigger_count;
642
643
644
645
646

	if ((etm_ctx->portmode & ETM_PORT_MODE_MASK) == ETM_PORT_DEMUXED)
	{
		if ((etm_ctx->portmode & ETM_PORT_WIDTH_MASK) != ETM_PORT_8BIT)
		{
647
			LOG_ERROR("ETB can't run in demultiplexed mode with a 4 or 16 bit port");
648
649
650
651
			return ERROR_ETM_PORTMODE_NOT_SUPPORTED;
		}
		etb_ctrl_value |= 0x2;
	}
652

653
654
	if ((etm_ctx->portmode & ETM_PORT_MODE_MASK) == ETM_PORT_MUXED) {
		LOG_ERROR("ETB: can't run in multiplexed mode");
655
		return ERROR_ETM_PORTMODE_NOT_SUPPORTED;
656
	}
657

658
	trigger_count = (etb->ram_depth * etm_ctx->trigger_percent) / 100;
659

660
661
662
663
	etb_write_reg(&etb->reg_cache->reg_list[ETB_TRIGGER_COUNTER], trigger_count);
	etb_write_reg(&etb->reg_cache->reg_list[ETB_RAM_WRITE_POINTER], 0x0);
	etb_write_reg(&etb->reg_cache->reg_list[ETB_CTRL], etb_ctrl_value);
	jtag_execute_queue();
664

665
666
	/* we're starting a new trace, initialize capture status */
	etm_ctx->capture_status = TRACE_RUNNING;
667
668

	return ERROR_OK;
669
670
}

671
static int etb_stop_capture(etm_context_t *etm_ctx)
672
673
674
675
676
677
{
	etb_t *etb = etm_ctx->capture_driver_priv;
	reg_t *etb_ctrl_reg = &etb->reg_cache->reg_list[ETB_CTRL];

	etb_write_reg(etb_ctrl_reg, 0x0);
	jtag_execute_queue();
678
679

	/* trace stopped, just clear running flag, but preserve others */
680
	etm_ctx->capture_status &= ~TRACE_RUNNING;
681

682
683
684
685
686
687
688
689
690
691
692
693
694
	return ERROR_OK;
}

etm_capture_driver_t etb_capture_driver =
{
	.name = "etb",
	.register_commands = etb_register_commands,
	.init = etb_init,
	.status = etb_status,
	.start_capture = etb_start_capture,
	.stop_capture = etb_stop_capture,
	.read_trace = etb_read_trace,
};