arm11.h 10.2 KB
Newer Older
1
2
3
/***************************************************************************
 *   Copyright (C) 2008 digenius technology GmbH.                          *
 *                                                                         *
4
5
 *   Copyright (C) 2008 Georg Acher <acher@in.tum.de>                      *
 *                                                                         *
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
 *   This program is free software; you can redistribute it and/or modify  *
 *   it under the terms of the GNU General Public License as published by  *
 *   the Free Software Foundation; either version 2 of the License, or     *
 *   (at your option) any later version.                                   *
 *                                                                         *
 *   This program is distributed in the hope that it will be useful,       *
 *   but WITHOUT ANY WARRANTY; without even the implied warranty of        *
 *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the         *
 *   GNU General Public License for more details.                          *
 *                                                                         *
 *   You should have received a copy of the GNU General Public License     *
 *   along with this program; if not, write to the                         *
 *   Free Software Foundation, Inc.,                                       *
 *   59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.             *
 ***************************************************************************/
oharboe's avatar
oharboe committed
21

22
23
24
25
26
27
28
#ifndef ARM11_H
#define ARM11_H

#include "target.h"
#include "register.h"
#include "embeddedice.h"
#include "arm_jtag.h"
29
#include "types.h"
30
31
32

#define asizeof(x)	(sizeof(x) / sizeof((x)[0]))

oharboe's avatar
oharboe committed
33
#define NEW(type, variable, items)			\
34
	type * variable = calloc(1, sizeof(type) * items)
35

oharboe's avatar
oharboe committed
36
/* For MinGW use 'I' prefix to print size_t (instead of 'z') */
oharboe's avatar
oharboe committed
37

oharboe's avatar
oharboe committed
38
#ifndef __MSVCRT__
oharboe's avatar
oharboe committed
39
40
#define ZU		"%zu"
#else
oharboe's avatar
oharboe committed
41
#define ZU		"%Iu"
oharboe's avatar
oharboe committed
42
43
#endif

44
45
46
47
#define ARM11_REGCACHE_MODEREGS		0
#define ARM11_REGCACHE_FREGS		0

#define ARM11_REGCACHE_COUNT		(20 +					\
48
					 23 * ARM11_REGCACHE_MODEREGS +			\
49
50
					  9 * ARM11_REGCACHE_FREGS)

51
52
53
#define ARM11_TAP_DEFAULT			TAP_INVALID


54
55
typedef struct arm11_register_history_s
{
56
57
	u32		value;
	u8		valid;
58
59
}arm11_register_history_t;

oharboe's avatar
oharboe committed
60
61
enum arm11_debug_version
{
62
63
64
65
	ARM11_DEBUG_V6			= 0x01,
	ARM11_DEBUG_V61			= 0x02,
	ARM11_DEBUG_V7			= 0x03,
	ARM11_DEBUG_V7_CP14		= 0x04,
oharboe's avatar
oharboe committed
66
};
67
68
69

typedef struct arm11_common_s
{
70
	target_t *	target;		/**< Reference back to the owner */
71

72
	arm_jtag_t	jtag_info;	/**< Handler to access assigned JTAG device */
73

74
75
	/** \name Processor type detection */
	/*@{*/
76

77
78
79
	u32		device_id;		/**< IDCODE readout				*/
	u32		didr;			/**< DIDR readout (debug capabilities)	*/
	u8		implementor;	/**< DIDR Implementor readout		*/
80

81
82
	size_t	brp;			/**< Number of Breakpoint Register Pairs from DIDR	*/
	size_t	wrp;			/**< Number of Watchpoint Register Pairs from DIDR	*/
83

84
85
86
	enum arm11_debug_version
		debug_version;		/**< ARM debug architecture from DIDR	*/
	/*@}*/
87

88
	u32		last_dscr;		/**< Last retrieved DSCR value;
89
							     Use only for debug message generation		*/
90

91
	bool	trst_active;
92
93
94
95
	bool	halt_requested;					/**< Keep track if arm11_halt() calls occured
												 during reset. Otherwise do it ASAP. */
												 
	bool	simulate_reset_on_next_halt;	/**< Perform cleanups of the ARM state on next halt */
96

97
98
	/** \name Shadow registers to save processor state */
	/*@{*/
99

100
101
	reg_t *	reg_list;							/**< target register list */
	u32		reg_values[ARM11_REGCACHE_COUNT];	/**< data for registers */
102

103
	/*@}*/
104

105
	arm11_register_history_t
106
107
		reg_history[ARM11_REGCACHE_COUNT];	/**< register state before last resume */

108
109
	size_t	free_brps;				/**< keep track of breakpoints allocated by arm11_add_breakpoint() */
	size_t	free_wrps;				/**< keep track of breakpoints allocated by arm11_add_watchpoint() */
oharboe's avatar
oharboe committed
110

111
112
	// GA
	reg_cache_t *core_cache;
113
114
115
116
} arm11_common_t;


/**
117
118
 * ARM11 DBGTAP instructions
 *
119
120
121
122
 * http://infocenter.arm.com/help/topic/com.arm.doc.ddi0301f/I1006229.html
 */
enum arm11_instructions
{
123
124
125
126
127
128
129
130
	ARM11_EXTEST    = 0x00,
	ARM11_SCAN_N    = 0x02,
	ARM11_RESTART   = 0x04,
	ARM11_HALT	    = 0x08,
	ARM11_INTEST    = 0x0C,
	ARM11_ITRSEL    = 0x1D,
	ARM11_IDCODE    = 0x1E,
	ARM11_BYPASS    = 0x1F,
131
132
133
134
};

enum arm11_dscr
{
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
	ARM11_DSCR_CORE_HALTED									= 1 << 0,
	ARM11_DSCR_CORE_RESTARTED								= 1 << 1,

	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_MASK					= 0x0F << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_HALT					= 0x00 << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BREAKPOINT				= 0x01 << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_WATCHPOINT				= 0x02 << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BKPT_INSTRUCTION		= 0x03 << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_EDBGRQ					= 0x04 << 2,
	ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_VECTOR_CATCH			= 0x05 << 2,

	ARM11_DSCR_STICKY_PRECISE_DATA_ABORT					= 1 << 6,
	ARM11_DSCR_STICKY_IMPRECISE_DATA_ABORT					= 1 << 7,
	ARM11_DSCR_INTERRUPTS_DISABLE							= 1 << 11,
	ARM11_DSCR_EXECUTE_ARM_INSTRUCTION_ENABLE				= 1 << 13,
	ARM11_DSCR_MODE_SELECT									= 1 << 14,
	ARM11_DSCR_WDTR_FULL									= 1 << 29,
	ARM11_DSCR_RDTR_FULL									= 1 << 30,
153
154
155
156
};

enum arm11_cpsr
{
157
158
	ARM11_CPSR_T				= 1 << 5,
	ARM11_CPSR_J				= 1 << 24,
159
160
161
162
};

enum arm11_sc7
{
163
164
165
166
167
168
169
	ARM11_SC7_NULL				= 0,
	ARM11_SC7_VCR				= 7,
	ARM11_SC7_PC				= 8,
	ARM11_SC7_BVR0				= 64,
	ARM11_SC7_BCR0				= 80,
	ARM11_SC7_WVR0				= 96,
	ARM11_SC7_WCR0				= 112,
170
171
172
173
};

typedef struct arm11_reg_state_s
{
174
175
	u32				def_index;
	target_t *			target;
176
177
178
179
180
181
182
183
184
185
186
187
188
189
} arm11_reg_state_t;

/* poll current target status */
int arm11_poll(struct target_s *target);
/* architecture specific status reply */
int arm11_arch_state(struct target_s *target);

/* target request support */
int arm11_target_request_data(struct target_s *target, u32 size, u8 *buffer);

/* target execution control */
int arm11_halt(struct target_s *target);
int arm11_resume(struct target_s *target, int current, u32 address, int handle_breakpoints, int debug_execution);
int arm11_step(struct target_s *target, int current, u32 address, int handle_breakpoints);
190
int arm11_examine(struct target_s *target);
191
192
193
194
195
196
197
198
199

/* target reset control */
int arm11_assert_reset(struct target_s *target);
int arm11_deassert_reset(struct target_s *target);
int arm11_soft_reset_halt(struct target_s *target);

/* target register access for gdb */
int arm11_get_gdb_reg_list(struct target_s *target, struct reg_s **reg_list[], int *reg_list_size);

200
/* target memory access
201
202
203
204
205
206
207
208
209
210
211
* size: 1 = byte (8bit), 2 = half-word (16bit), 4 = word (32bit)
* count: number of items of <size>
*/
int arm11_read_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);
int arm11_write_memory(struct target_s *target, u32 address, u32 size, u32 count, u8 *buffer);

/* write target memory in multiples of 4 byte, optimized for writing large quantities of data */
int arm11_bulk_write_memory(struct target_s *target, u32 address, u32 count, u8 *buffer);

int arm11_checksum_memory(struct target_s *target, u32 address, u32 count, u32* checksum);

212
/* target break-/watchpoint control
213
214
215
216
217
218
219
220
221
222
223
* rw: 0 = write, 1 = read, 2 = access
*/
int arm11_add_breakpoint(struct target_s *target, breakpoint_t *breakpoint);
int arm11_remove_breakpoint(struct target_s *target, breakpoint_t *breakpoint);
int arm11_add_watchpoint(struct target_s *target, watchpoint_t *watchpoint);
int arm11_remove_watchpoint(struct target_s *target, watchpoint_t *watchpoint);

/* target algorithm support */
int arm11_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_param, u32 entry_point, u32 exit_point, int timeout_ms, void *arch_info);

int arm11_register_commands(struct command_context_s *cmd_ctx);
224
int arm11_target_create(struct target_s *target, Jim_Interp *interp);
225
226
227
228
int arm11_init_target(struct command_context_s *cmd_ctx, struct target_s *target);
int arm11_quit(void);

/* helpers */
229
int arm11_build_reg_cache(target_t *target);
230
231
int arm11_set_reg(reg_t *reg, u8 *buf);
int arm11_get_reg(reg_t *reg);
232

oharboe's avatar
oharboe committed
233
234
235
void arm11_record_register_history(arm11_common_t * arm11);
void arm11_dump_reg_changes(arm11_common_t * arm11);

236
237
/* internals */

238
239
240
241
242
243
void arm11_setup_field			(arm11_common_t * arm11, int num_bits, void * in_data, void * out_data, scan_field_t * field);
void arm11_add_IR				(arm11_common_t * arm11, u8 instr, tap_state_t state);
void arm11_add_debug_SCAN_N		(arm11_common_t * arm11, u8 chain, tap_state_t state);
void arm11_add_debug_INST		(arm11_common_t * arm11, u32 inst, u8 * flag, tap_state_t state);
u32  arm11_read_DSCR			(arm11_common_t * arm11);
void arm11_write_DSCR			(arm11_common_t * arm11, u32 dscr);
244
245
246

enum target_debug_reason arm11_get_DSCR_debug_reason(u32 dscr);

247
248
249
250
251
void arm11_run_instr_data_prepare			(arm11_common_t * arm11);
void arm11_run_instr_data_finish			(arm11_common_t * arm11);
void arm11_run_instr_no_data				(arm11_common_t * arm11, u32 * opcode, size_t count);
void arm11_run_instr_no_data1				(arm11_common_t * arm11, u32 opcode);
void arm11_run_instr_data_to_core			(arm11_common_t * arm11, u32 opcode, u32 * data, size_t count);
oharboe's avatar
oharboe committed
252
void arm11_run_instr_data_to_core_noack		(arm11_common_t * arm11, u32 opcode, u32 * data, size_t count);
253
254
void arm11_run_instr_data_to_core1			(arm11_common_t * arm11, u32 opcode, u32 data);
void arm11_run_instr_data_from_core			(arm11_common_t * arm11, u32 opcode, u32 * data, size_t count);
255
256
257
void arm11_run_instr_data_from_core_via_r0	(arm11_common_t * arm11, u32 opcode, u32 * data);
void arm11_run_instr_data_to_core_via_r0	(arm11_common_t * arm11, u32 opcode, u32 data);

258
259
int arm11_add_dr_scan_vc(int num_fields, scan_field_t *fields, tap_state_t state);
int arm11_add_ir_scan_vc(int num_fields, scan_field_t *fields, tap_state_t state);
260

oharboe's avatar
oharboe committed
261
262
263
264
/** Used to make a list of read/write commands for scan chain 7
 *
 *  Use with arm11_sc7_run()
 */
265
266
typedef struct arm11_sc7_action_s
{
267
	bool	write;				/**< Access mode: true for write, false for read.	*/
268
	u8		address;			/**< Register address mode. Use enum #arm11_sc7		*/
269
	u32		value;				/**< If write then set this to value to be written.
270
271
									 In read mode this receives the read value when the
									 function returns.					*/
272
273
274
} arm11_sc7_action_t;

void arm11_sc7_run(arm11_common_t * arm11, arm11_sc7_action_t * actions, size_t count);
oharboe's avatar
oharboe committed
275
276
277
278
279
280

/* Mid-level helper functions */
void arm11_sc7_clear_vbw(arm11_common_t * arm11);
void arm11_sc7_set_vcr(arm11_common_t * arm11, u32 value);

void arm11_read_memory_word(arm11_common_t * arm11, u32 address, u32 * result);
281
282

#endif /* ARM11_H */